# Power management architecture of the 2nd generation Intel® Core™ microarchitecture, formerly codenamed Sandy Bridge



Efi Rotem - Sandy Bridge power architect

Alon Naveh, Doron Rajwan, Avinash Ananthakrishnan, Eli Weissmann

Hot Chips Aug-2011

# **Agenda**

- Power management overview
- Intel® Turbo Boost Technology 2.0
- Thermal management
- Energy efficiency
- Average power management
- Platform view
- Summary



High CPU and PG performance Power and energy efficiency



# Power management overview



## Sandy Bridge power mgmt ID card



#### Sandy Bridge is:

- 1-4 CPU cores + PG
- Integrated System Agent (SA)
- Sliced LLC shared by all cores/PG
- Ring interconnect + power management link

#### Package Control Unit (PCU) :

- On chip logic and embedded controller running power management firmware
- Communicates internally with cores, ring and SA
- Monitors physical conditions
  - Voltage, temperature, power consumption
- Controls power states
  - CPU and PG voltage and frequency
  - Controls voltage regulators DDR and system

#### **External power management interface**

- Accepts external inputs
  - System power management requests and limits
  - Power and temperature reading
- MSR, MMIO and PECI system bus



## **Voltage and frequency domains**



- Two Independent Variable Power Planes:
  - CPU cores, ring and LLC
    - Embedded power gates Each core can be turned off individually
    - Cache power gating Turn off portions or all cache at deeper sleep states
  - Graphics processor
    - Can be varied or turned off when not active
- Shared frequency for all IA32 cores and ring
- Independent frequency for PG
- ☐ Fixed Programmable power plane for System Agent
  - Optimize SA power consumption
  - System On Chip functionality and PCU logic
  - Periphery: DDR, PCIe, Display



# Power performance fundamentals

- Maximize user experience under multiple constraints
  - User Experience (May have different preferences):
    - Throughput performance
    - Responsiveness burst performance
    - CPU / PG performance
    - Battery life / Energy bills
    - Ergonomics (acoustic noise, heat)
  - Optimizing around Constraints to meet user preferences
    - Silicon capabilities
    - System Thermo-Mechanical capabilities
    - Power delivery capabilities
    - S/W and Operating system explicit control
    - Workload and usage

Rich set of control knobs for the user and system designer to tailor power - performance preferences



## **Power management features topology**

S/W

Operating system, PG driver, BIOS, Embedded Controller and user preferences

Power Perf Opt

**Power/performance optimization algorithms Milliseconds to seconds control algorithms** 



PCU "kernel" - mission critical power management events
C-state control, P-states transitions and latency sensitive actions



Thermal sensing, Maximum current control, physical layer communication Platform control: DDR thermal, Voltage Regulator optimization, hot sensors etc.



# Intel® Turbo Boost Technology 2.0



## **Power metering**

- Power management is based on power metering
- Sandy Bridge implements a digital power meter
  - 3<sup>rd</sup> generation of power metering in Intel® products
  - Active power Event counters track main building blocks activities
    - 100 Micro arch. event counters apply active energy cost to each event
    - CPU, PG, Ring, Cache, and I/O
  - Static power Leakage and idle as a function of voltage and temperature
- Used for power management algorithms
- Architecturally exposed to software and system
  - For the use of S/W or system embedded controller





## What is CPU Turbo



- P-state: a voltage/frequency pair (ACPI terminology)
- P1 is guaranteed frequency
  - CPU and PG simultaneous heavy load at worst case conditions
  - Actual power has high dynamic range
- **□** P0 is max possible frequency
- Pn is the energy efficient state
  - OS control Pn-P1 range
- P1-P0 has significant frequency range (GHz)
  - P1 to P0 range is fully H/W controlled
  - User preferences and policies
  - Single thread or lightly loaded applications
  - GFX <>CPU balancing



### **What is Turbo**

#### ■ Turbo enabled product specifications

**CPU** PG **TDP** total package sustained power **TDP Specifications Table 5-1.** Processor Graphics Thermal Design **CPU Core** Units Segment State Notes Core frequency Frequency **Power** 550 MHz up to 1300 MHz 2.5 GHz up to **HFM** 55 3.5 GHz Extreme W 1, 2, 7 Edition (XE) 650 MHz up to LFM 800 MHz 36 1300 MHz 2.2 GHz up to 650 MHz up to HFM 45 3.4 GHz 1300 MHz Ouad Core SV W 1, 2, 7 650 MHz up to LFM 800 MHz 33 1300 MHz 2.5 GHz up to 650 MHz up to HFM 35 3.4 GHz 1300 MHz W Dual Core SV 1, 2, 7 650 MHz up to LFM 800 MHz 26 1300 MHz 2.1 GHz up to 500 MHz up to HFM 25 3.2 GHz 1100 MHz W Low Voltage 1, 2, 7 500 MHz up to LFM 800 MHz 12 1100 MHz 1.4 GHz up to 350 MHz up to HFM 17 1000 MHz 2.7 GHz Ultra Low W 1, 2, 7 Voltage 350 MHz up to LFM 800 MHz 10 1000 MHz

Source: http://www.intel.com/Assets/PDF/datasheet/324692.pdf



## **New concept: thermal capacitance**

Classic Model

Steady-State Thermal Resistance Design guide for steady state **New Model** 

Steady-State Thermal Resistance PG and CPU sharing AND

**Dynamic Thermal Capacitance** 

PG

**CPU** 







# **New concept: thermal capacitance**

#### Classic Model

Steady-State Thermal Resistance Design guide for steady state

#### New Model

Steady-State Thermal Resistance
PG and CPU sharing
AND

mic Thermal Capacitance

- Managing of energy budget rolling average
  - Heat sink capacity time constant few sec.
  - Short time constants for power delivery

$$E_{n+1} = \alpha E_n + (1-\alpha) * (TDP_n - P_n) \Delta t_n$$

- Package energy sharing between CPU and PG
- Multiple sources of controls
  - Software or external embedded controller

respond



**PCU** manages energy budgets over multiple time constants **Accumulated** energy during idle period used when needed



# Intel® Turbo Boost Technology 2.0 - Dynamic



After idle periods, the system accumulates "energy budget" and can accommodate high power/performance for up to a minute

In Steady State conditions the power stabilizes on TDP, possibly at higher then nominal frequency

Use accumulated energy budget to enhance user experience

**Buildup thermal budget** during idle periods



# **Usage Scenario: Responsive Behavior**

- Interactive work benefits from Intel® Turbo Boost 2.0
- Idle periods intermixed with user actions



#### **Photo editing**

- Open image
- Process
- View
- Balance colors
- Red eye removal
- Contrast
- Filters
- · Etc.



## **Turbo controls in action**





# Intel® Turbo Boost Technology 2.0 - Package

- **Power specification is defined for the entire package** 
  - Monolithic die power budget shared by CPU and PG
  - Sum of component power at or below specifications

Core Power [W]





# Intel® Turbo Boost Technology 2.0 - Package

- **Power specification is defined for the entire package** 
  - Monolithic die power budget shared by CPU and PG
  - Sum of component power at or below specifications
- **■** Energy budget spit dynamically according to user preference
  - Control algorithm translates energy headroom to turbo bins

Core Power [W]





PG Power [W]

## **Turbo in action - measurements**

- Four core 45W 2.2 up to 3.5 GHz Sandy Bridge example
- Running CPU and PG simultaneous workloads
- Control power management knobs on the fly using a control utility

After idle period turbo to 56W for ~20Sec - stabilize at TDP = 45W Frequency varies











## **Energy Efficient P-State - optimizing MIPS / Watt**

#### **□** Frequency voltage scaling up is not energy efficient

- Cubic increase in power for linear increase in frequency and performance
- Used to get raw performance at the cost of increased energy consumption

#### □ Not all workloads gain performance from frequency

- For example many memory accesses → poor performance scalability
- "Wait slowly" → lower frequency at memory bound intervals
  - Save energy to be used for core bounded phases
  - Or just save energy with minimal performance impact

#### Continuously generate "scalability" metric

Drop frequency if scalability is low

#### **□User preference control**

- Max performance ignore energy cost
- Balanced lower frequency at memory-bound intervals
- Max energy savings limited turbo



Impacts active energy - Small impact on battery life



# **Average Power Management**



## Sandy Bridge average power control

#### **Core Level**

HW coordinated perthread interface

Only snoops supported

Core caches flushed Vcc-gated

#### Ring + LLC

HW coordinated Clock off + low-VCC

Retention voltage

LLC Flushed Usage based close/open algorithms

#### Thread level Thread level Active states coordination coordination P0 - P1 - Pn Core C0 Core C0 Core C1 Core C1 Core C3 Package C3 Core C3 Core C6 Package C6 Core C6 Package C7

#### **System-Agent**

Pop-up: DDR-Self refresh

#### C3/6/7:

DDR clock off, IO clock off
Display-Engine in energy efficient
screen refresh mode



## **Improved C-state Latency and energy efficiency**





- Performance Impact
  - Entry and exit latency
- Energy Impact
  - transition power and energy overhead



45-200mW power savings measured on Sysmark and media applications



# **Thermal management**



## **Package thermal management**



- On die thermal sensors
  - 12 sensors on each CPU core + PG, ring and SA
  - Operating range 50-100'C
- ☐ Temperature reporting
  - Maximum reading of each functional block and maximum reading of the total chip
- Used for:
  - Critical thermal protection
    - Notification, throttle and shutdown
    - **□** Programmable throttle temperature
  - Leakage calculation of power meter
  - PCU optimization algorithms
  - External system controls (e.g. Fan control)



# **System thermal management**

- Digital DDR power meter for thermal prediction
  - Count DDR read and write and calculate power
  - Maximum bandwidth control to prevent critical heating
  - Initiates double DDR refresh rate at high temperature
- Supports DDR thermal sensor
  - For a more accurate DDR temperature reading
- Voltage Regulator thermal sensing
  - Hot and critical conditions using in and out of band communication
- Digital package temperature reporting
  - Used by external agent for system fan control



# Power efficient memory controller

#### DDR power management

- Aggressive DDR power savings policies, configurable by PCU
  - Normal power down
  - Pre-charge Power down
  - PLL off

#### Self Refresh

- Configurable policies for entering Self Refresh, based on package power states, controlled by PCU
- **□** IO clock controls power down



# Platform power management



## **Platform power management - SVID**

- SVID Serial Voltage ID
  - New serial bus to control external Voltage Regulators
  - □ Three wires serial bus control multiple VRs
  - □ Control VR voltage continues fine grain optimization
    - Optimize voltage for changing conditions
- □ Optimize VR power savings mode minimize power losses
  - Power States to optimize VR efficiency
  - A function of current consumption and sleep states
- Read VR parameters for PCU algorithms use
  - **■** Load line resistance, max lcc and temperature



## Platform power management - PECI

- PECI A new platform control interface
  - □ Connects the PCU to external embedded controller
  - **■** Report PCU communicates out to the embedded controller:
    - Individual component and max package temperature
    - Individual and total package energy consumption
    - Other power management status information
    - Used for fan control and plat
  - Control:
    - Package power instantaneous and sustain (PL1-PL2)
    - Other power management settings and preferences
    - Used by Embedded Controller to manage total system power management



## **Summary and conclusions**

#### Sandy Bridge is built to maximize user experience under constraints

- □ Throughput performance Turbo over long time window
- Responsiveness Turbo dynamically for short duration
- User guided CPU / PG performance balancing
- Battery life / Energy bills Tight control of active and idle power states
- Rich set of control available for S/W, operating system and system embedded controller allow:
  - User preferences where tradeoff exists
  - Enables small form factor platforms
  - Improved ergonomics lower acoustic noise and heat







# **Turbo roadmap evolution**

|                                                                                | Merom/Penryn<br>(Mobile only)                                                  | Nehalem//Westmere                                                                                                             |                                                                                                                            |                                                                                                                                                                               |
|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Mobile<br>Desktop                                                              |                                                                                | Clarksfield<br>Lynnfield/Clarkdale                                                                                            | Arrandale                                                                                                                  | Sandy Bridge                                                                                                                                                                  |
| Control                                                                        | <ul><li>CPU Core</li><li>C-state</li><li>Digital power</li><li>meter</li></ul> | <ul><li>CPU Core C-states</li><li>CPU Power - Platform iMon</li></ul>                                                         | <ul><li>CPU Core C-states</li><li>CPU Power- Platform iMon</li><li>PG Power- Platform iMon</li><li>Package Power</li></ul> | <ul> <li>CPU Core C-states</li> <li>CPU/ PG/ Package power</li> <li>Built-in power monitoring</li> <li>Power Budget Management</li> <li>Platform Control (EC / VR)</li> </ul> |
| Key New<br>Capabilities                                                        | • 1-2 turbo bin<br>when other core<br>is asleep                                | <ul> <li>Turbo controlled<br/>within power limit</li> <li>Multi-core turbo</li> <li>More turbo if cores are asleep</li> </ul> | <ul> <li>PG dynamic frequency</li> <li>Driver controlled power<br/>sharing between CPU and<br/>PG (Mobile)</li> </ul>      | <ul> <li>HW controlled power sharing between CPU - PG</li> <li>Brief turbo above TDP → dynamic Turbo</li> <li>More platform control via PECI 3.0 and SVID</li> </ul>          |
|                                                                                |                                                                                | <u>Quad Core Die</u><br>Single Dual Quad<br>Core Core Core<br>Turbo Turbo Turbo                                               | <u>Dual Core Die</u> Single Dual  Core Core Turbo  Turbo                                                                   | Dual Quad Core Die Core Die                                                                                                                                                   |
| Turbo<br>Behavior                                                              |                                                                                | P P P P                                                                                                                       |                                                                                                                            |                                                                                                                                                                               |
| Illustrative<br>only. Does not<br>represent<br>actual number<br>of turbo bins. |                                                                                |                                                                                                                               |                                                                                                                            |                                                                                                                                                                               |
|                                                                                | 0 1                                                                            | 0 1 2 3 0 1 2 3 0 1 2 3                                                                                                       | 0 1 GT 0 1 GT 0 1 GT                                                                                                       | 0 1 GT 0 1 2 3 GT                                                                                                                                                             |

